logo
banner

Journals & Publications

Publications Papers

Papers

A Novel Obstacle-Aware Multiple Fan-out Symmetrical Clock Tree Synthesis
Jan 11, 2018Author:
PrintText Size A A

Title: A Novel Obstacle-Aware Multiple Fan-out Symmetrical Clock Tree Synthesis

 Authors: Liu, M; Zhang, ZW; Sun, WQ; Wang, DL

 Author Full Names: Liu, Meng; Zhang, Zhiwei; Sun, Wenqin; Wang, Donglin

 Source: IEICE ELECTRONICS EXPRESS, 14 (20):10.1587/elex.14.20170935 OCT 25 2017

 Language: English

 Abstract: Clock tree design plays a critical role in improving chip performance and affecting power. In this paper, we propose a novel symmetrical clock tree synthesis algorithm, including tree architecture planning, matching, merging, embedding and buffer insertion. Obstacle-aware placement and routing are also integrated into the algorithm flow. By using NGSPICE simulation for benchmark circuits, our skew results decrease by 17.2% while using less than 24.5% capacitance resource compared with traditional symmetrical clock tree. Further, we also validated the algorithm in ASIC design.

 ISSN: 1349-2543

 Article Number: 20170935

 IDS Number: FQ5ER

 Unique ID: WOS:000418382100012

*Click Here to View Full Record